# **Experiment 7: Interrupts**

## **Instructional Objectives:**

- To understand how to implement interrupts to simultaneous perform several time and event sensitive tasks.
- To understand how to alter the linker parameter file to handle multiple entries in the vector table.

### **Introduction:**

The final lab for the ECE362 course explains how to implement interrupts. An interrupt is a signal to the microcontroller that is generated by a hardware or software event. Whenever an interrupt occurs, the program completes the current instruction and then jumps to a special subroutine called an interrupt service routine (ISR). In previous labs, polling was used to control just one or two peripherals on the I/O board. However, polling is not an ideal way to control several peripherals in one program.

A good analogy is the ECE362 lecture. Suppose that at the end of every lecture, the professor asks every student one at a time if they understood the lecture or if they have any questions. This is effective if the classroom only has one or two students. However, in a classroom with 40-50 students, this becomes ineffective. In this scenario, the student raises their hand to interrupt the lecture and ask a question. The professor completes their sentence and then stops the lecture to answer the question. Once the question has been answered, the professor resumes the lecture from where they left off.

This experiment will introduce the concept of interrupts and give two examples of how to implement interrupt sources on the HC(S)12. In addition, this experiment will provide instructions for how to alter the linker parameter file to handle interrupts.

### **Interrupts:**

As stated above, an interrupt is a signal to the microcontroller that is generated by a hardware or software event. There are several sources for interrupt signals, including external hardware signals, timers, software interrupts, and others. Each interrupt has its own interrupt service routine (ISR). Upon the occurrence of an interrupt event, the following steps occur:

- The CPU finishes the currently executed instruction.
- The return address is pushed to the stack.
- The contents of all the registers are pushed onto the stack.
- The program jumps to the ISR.
- The program executes the ISR.
- The contents of all the registers are pulled from the stack.
- The CPU returns from the ISR and continues the main program.

| Vector Address      | Interrupt Source                                                                                             | CCR<br>Mask | Local Enable       | HPRIO Value<br>to Elevate |  |
|---------------------|--------------------------------------------------------------------------------------------------------------|-------------|--------------------|---------------------------|--|
| 0xFFFE, 0xFFFF      | External Reset, Power On Reset or Low<br>Voltage Reset (see CRG Flags Register to<br>determine reset source) | None        | None               |                           |  |
| 0xFFFC, 0xFFFD      | Clock Monitor fail reset                                                                                     | None        | COPCTL (CME, FCME) | -                         |  |
| 0xFFFA, 0xFFFB      | COP failure reset                                                                                            | None        | COP rate select    | -                         |  |
| 0xFFF8, 0xFFF9      | Unimplemented instruction trap                                                                               | None        | None               | -                         |  |
| 0xFFF6, 0xFFF7 SWI  |                                                                                                              | None        | None               | -                         |  |
| 0xFFF4, 0xFFF5 XIRQ |                                                                                                              | X-Bit       | None               | -                         |  |
| 0xFFF2, 0xFFF3      | FF2, 0xFFF3 IRQ                                                                                              |             | INTCR (IRQEN)      | 0xF2                      |  |
| 0xFFF0, 0xFFF1      | Real Time Interrupt                                                                                          | I-Bit       | CRGINT (RTIE)      | 0xF0                      |  |

Above is an excerpt from the vector table for the HC(S)12. The interrupt vector table is a predefined memory space for storing interrupt vectors. Interrupt vectors are pointers to the beginning of an ISR. Every interrupt source has an associated interrupt vector. On the HC(S)12, interrupt vectors begin at the address \$FF80 and ends at the address \$FFFF. The higher the vector is in the table, the higher priority that interrupt has. For example, external reset has a higher priority than real time interrupts. The vector table is initialized at the bottom of the linker parameter file, as seen below.

Note: The keyword DEFAULT\_ROM has been moved next to the label NON\_BANKED. This forces the entire program to be allocated to the page of non-banked memory starting at the memory location 0xC000. Failing to do this will result in an error upon assembling the program.

### **Real Time Interrupts:**

Real-time interrupts are an interrupt signal that occurs whenever the internal clock of the microcontroller reaches a certain value. This generates a hardware interrupt that occurs at a programmed periodic rate. Real-time interrupts are useful for periodic tasks, such as motor controls, keypad reads, timed patterns on LEDs, and playing different tones through a speaker.

Real-time interrupts must be enabled both at the CPU and at the interrupt enable register. To enable maskable interrupts, the I flag of the CCR must be cleared. This can be done using the CLI instruction. In addition, the interrupt enable register (CRGINT) must also be configured to enable real time interrupts. This register is located at memory location \$0038. Bit 7 of this register is the bit that enables/disables real time interrupts. To enable Real-time interrupts, set bit 7 of this register. Please refer to the excerpt from the MC9S12E128 below:

## 4.3.2.5 CRG Interrupt Enable Register (CRGINT)

This register enables CRG interrupt requests.



Figure 4-8. CRG Interrupt Enable Register (CRGINT)

Read: anytime Write: anytime

Table 4-3. CRGINT Field Descriptions

| Field       | Description                                                                                                                      |
|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RTIE   | Real-Time Interrupt Enable Bit 0 Interrupt requests from RTI are disabled. 1 Interrupt will be requested whenever RTIF is set.   |
| 4<br>LOCKIE | Lock Interrupt Enable Bit  0 LOCK interrupt requests are disabled.  1 Interrupt will be requested whenever LOCKIF is set.        |
| 1<br>SCMIE  | Self-Clock Mode Interrupt Enable Bit 0 SCM interrupt requests are disabled. 1 Interrupt will be requested whenever SCMIF is set. |

To control the Real-time Interrupt interval, the control register (RTICTL) at address \$003B must be set to a value corresponding to the desired rate. The values are used to enable or disable t-gates and set the modulus counter that scales the OSCCLK from the crystal. The circuit that handles this scaling operation is presented in the lecture slides. Please refer to the next page for the data sheet information on how to configure the control register to reach a desired RTI interval.

# 4.3.2.8 CRG RTI Control Register (RTICTL)

This register selects the timeout period for the real-time interrupt.



Figure 4-11. CRG RTI Control Register (RTICTL)

Read: anytime Write: anytime

#### NOTE

A write to this register initializes the RTI counter.

Table 4-6. RTICTL Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                   |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4<br>RTR[6:4] | Real-Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See Table 4-7.                                                                                                                                               |
| 3:0<br>RTR[3:0] | Real-Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to provide additional granularity. Table 4-7 shows all possible divide values selectable by the RTICTL register. The source clock for the RTI is OSCCLK. |

Table 4-7. RTI Frequency Divide Rates

|             |              |                           |                           | RTR[                      | 6:4] =                    |                           |                           |                           |
|-------------|--------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| RTR[3:0]    | 000<br>(OFF) | 001<br>(2 <sup>10</sup> ) | 010<br>(2 <sup>11</sup> ) | 011<br>(2 <sup>12</sup> ) | 100<br>(2 <sup>13</sup> ) | 101<br>(2 <sup>14</sup> ) | 110<br>(2 <sup>15</sup> ) | 111<br>(2 <sup>16</sup> ) |
| 0000 (÷1)   | OFF*         | 2 <sup>10</sup>           | 211                       | 212                       | 2 <sup>13</sup>           | 214                       | 2 <sup>15</sup>           | 2 <sup>18</sup>           |
| 0001 (÷2)   | OFF*         | 2x2 <sup>10</sup>         | 2x2 <sup>11</sup>         | 2x2 <sup>12</sup>         | 2x2 <sup>13</sup>         | 2x2 <sup>14</sup>         | 2x2 <sup>15</sup>         | 2x2 <sup>16</sup>         |
| 0010 (÷3)   | OFF*         | 3x2 <sup>10</sup>         | 3x2 <sup>11</sup>         | 3x2 <sup>12</sup>         | 3x2 <sup>13</sup>         | 3x2 <sup>14</sup>         | 3x2 <sup>15</sup>         | 3x2 <sup>16</sup>         |
| 0011 (÷4)   | OFF*         | 4x2 <sup>10</sup>         | 4x2 <sup>11</sup>         | 4x2 <sup>12</sup>         | 4x2 <sup>13</sup>         | 4x2 <sup>14</sup>         | 4x2 <sup>15</sup>         | 4x2 <sup>16</sup>         |
| 0100 (÷5)   | OFF*         | 5x2 <sup>10</sup>         | 5x2 <sup>11</sup>         | 5x2 <sup>12</sup>         | 5x2 <sup>13</sup>         | 5x2 <sup>14</sup>         | 5x2 <sup>15</sup>         | 5x2 <sup>16</sup>         |
| 0101 (÷6)   | OFF*         | 6x2 <sup>10</sup>         | 6x2 <sup>11</sup>         | 6x2 <sup>12</sup>         | 6x2 <sup>13</sup>         | 6x2 <sup>14</sup>         | 6x2 <sup>15</sup>         | 6x2 <sup>16</sup>         |
| 0110 (÷7)   | OFF*         | 7x2 <sup>10</sup>         | 7x2 <sup>11</sup>         | 7x2 <sup>12</sup>         | 7x2 <sup>13</sup>         | 7x2 <sup>14</sup>         | 7x2 <sup>15</sup>         | 7x2 <sup>16</sup>         |
| 0111 (÷8)   | OFF*         | 8x2 <sup>10</sup>         | 8x2 <sup>11</sup>         | 8x2 <sup>12</sup>         | 8x2 <sup>13</sup>         | 8x2 <sup>14</sup>         | 8x2 <sup>15</sup>         | 8x2 <sup>16</sup>         |
| 1000 (÷9)   | OFF*         | 9x2 <sup>10</sup>         | 9x2 <sup>11</sup>         | 9x2 <sup>12</sup>         | 9x2 <sup>13</sup>         | 9x2 <sup>14</sup>         | 9x2 <sup>15</sup>         | 9x2 <sup>16</sup>         |
| 1001 (÷10)  | OFF*         | 10x2 <sup>10</sup>        | 10x2 <sup>11</sup>        | 10x2 <sup>12</sup>        | 10x2 <sup>13</sup>        | 10x2 <sup>14</sup>        | 10x2 <sup>15</sup>        | 10x2 <sup>18</sup>        |
| 1010 (÷11)  | OFF*         | 11x2 <sup>10</sup>        | 11x2 <sup>11</sup>        | 11x2 <sup>12</sup>        | 11x2 <sup>13</sup>        | 11x2 <sup>14</sup>        | 11x2 <sup>15</sup>        | 11x2 <sup>18</sup>        |
| 1011 (÷12)  | OFF*         | 12x2 <sup>10</sup>        | 12x2 <sup>11</sup>        | 12x2 <sup>12</sup>        | 12x2 <sup>13</sup>        | 12x2 <sup>14</sup>        | 12x2 <sup>15</sup>        | 12x2 <sup>18</sup>        |
| 1100 (÷ 13) | OFF*         | 13x2 <sup>10</sup>        | 13x2 <sup>11</sup>        | 13x2 <sup>12</sup>        | 13x2 <sup>13</sup>        | 13x2 <sup>14</sup>        | 13x2 <sup>15</sup>        | 13x2 <sup>18</sup>        |
| 1101 (÷14)  | OFF*         | 14x2 <sup>10</sup>        | 14x2 <sup>11</sup>        | 14x2 <sup>12</sup>        | 14x2 <sup>13</sup>        | 14x2 <sup>14</sup>        | 14x2 <sup>15</sup>        | 14x2 <sup>18</sup>        |
| 1110 (÷15)  | OFF*         | 15x2 <sup>10</sup>        | 15x2 <sup>11</sup>        | 15x2 <sup>12</sup>        | 15x2 <sup>13</sup>        | 15x2 <sup>14</sup>        | 15x2 <sup>15</sup>        | 15x2 <sup>18</sup>        |
| 1111 (÷ 16) | OFF*         | 16x2 <sup>10</sup>        | 16x2 <sup>11</sup>        | 16x2 <sup>12</sup>        | 16x2 <sup>13</sup>        | 16x2 <sup>14</sup>        | 16x2 <sup>15</sup>        | 16x2 <sup>18</sup>        |

<sup>\*</sup> Denotes the default value out of reset. This value should be used to disable the RTI to ensure future backwards compatibility.

The above table can be used to choose a period for the RTI interval. For example, \$40 corresponds with the entry in the table above that is circled. If the value \$40 is written to the register RTICTL, then the RTI interval is given as:

$$T = \frac{Frequency\ Divide\ Rate}{OSCCLK} = \frac{2^{13}}{8MHz} = 1.024ms$$

Whenever an RTI event has occurred, the RTIF bit of the flag register (CRGFLG) at address \$37 is set. If this bit is not cleared at the end of the interrupt service routine, the program will not properly return to the main program. Please refer to the information from the datasheet below.

# 4.3.2.4 CRG Flags Register (CRGFLG)

This register provides CRG status bits and flags.



- 1. PORF is set to 1 when a power-on reset occurs. Unaffected by system reset.
- 2. LVRF is set to 1 when a low-voltage reset occurs. Unaffected by system reset.

Figure 4-7. CRG Flag Register (CRGFLG)

Read: anytime

Write: refer to each bit for individual write conditions

Table 4-2. CRGFLG Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RTIF | Real-Time Interrupt Flag — RTIF is set to 1 at the end of the RTI period. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (RTIE = 1), RTIF causes an interrupt request.  O RTI time-out has not yet occurred.  RTI time-out has occurred. |

On the next page is an example of how to use real-time interrupts to count the seconds from 0-255 in binary on the LEDs.

```
; variable/data section
MY_EXTENDED_RAM: SECTION
Counter
Second
; code section
MyCode: SECTION
main:
 Startup:
Entry:
                                   #__SEG_END_SSTACK
#$80, CRGINT
#$40, RTICTL
#$FF, DDRS
#0, Counter
                    LDS
MOVB
MOVB
                                                                         ; initialize the stack pointer
                                                                        ; enable real time interrupts
; each RTI interval to 1ms
; set bits 7-0 for port s to output
; initialize Counter to 0
; initialize Second to 0
; enable interrupts
                    MOVB
                    MOVW
                                    Second
                     CLI
                                    Second, PTS
                    MOVB
BRA
                                                                         ; move value of Second to LEDs
; branch back to Loop
Loop:
                                    Loop
                                                                         ; load value of Counter to register X ; increment counter by
RTI_ISR:
                                   Counter
                     INX
                    STX
                                    Counter
                                                                            update Counter in memory
                                                                        ; has the Counter reached 1000? (1000ms = 1s); if not, exit RTI; else, initialize Counter to 0
                    CPX
                                    #1000
                                   END_RTI
#0, Counter
Second
                    BNE
                    MOVW
                                                                         increment the counter by 1 clear RTIF to return properly
                     INC
                                    CRGFLG, #$80
END_RTI:
                                                                            return from interrupt (like RTS for subroutines)
```

### **Interrupt request line (IRQ):**

In a microcontroller, an interrupt request is a hardware signal sent to the processor that temporarily stops a running program and allows an interrupt handler to run. Instead of the signal being generated internally by the OSCCLK, as with Real-time Interrupts, the signal is generated by an external source. For the equipment used in the lab, the IRQ pin is connected to a pushbutton on the I/O board. Please see the figure below.



0x001E - 0x001E MEBI Map 2 of 3 (HCS12 Multiplexed External Bus Interface)

| Address | Name   |   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|--------|---|-------|-------|-------|-------|-------|-------|-------|-------|
| 0x001E  | INITOD | R | IRQE  | IRQEN | 0     | 0     | 0     | 0     | 0     | 0     |
|         | INTOR  | w |       |       |       |       |       |       |       |       |

The register to enable the IRQ (INTCR) is located at memory location \$1E. Bit 6 of this register enables the IRQ line, while bit 7 of this register sets the IRQ to be an edge triggered event instead of a level triggered event. To use the IRQ, write the value \$C0 to this register. Although the IRQ will not be implemented in this lab, it will be implemented in the final project, so keep this information handy.

### **Experimental Procedure:**

# Laboratory 7.1: PWM, DC Motor Control using polling.

The objective of this experiment is to write an assembly program that implements Pulse Width Modulation (PWM) to control the speed of the DC motor on the I/O board in the lab. The DC motor is connected to bit 3 of Port T. Before beginning this experiment, make sure that jumper J2 is on the left two pins and that jumper J5 is on the upper two pins. Also, be sure to set bit 3 of Port T as an output by setting the appropriate bit of the Data Direction Register located at the address \$242. Switch 4 must be up for the DC Motor to spin. To start the motor, set bit 3 of Port T at the address \$240. To halt the motor, clear bit 3 of Port T.

In order to generate the PWM signal to control the motor, the keypad routine from lab 5 will be used. For lab 7.1, make the following changes to the keypad routine:

- If a match isn't returned in any of the four rows of the keypad, instead of branching back to search the rows again, branch down to the routine that handles the PWM signal to the DC motor. If this isn't done correctly the DC motor will only spin (briefly) when a key is pressed and released.
- Remove the section of code that debounces and waits for a key to be released. If this isn't done correctly, the DC motor will stop when the key is pressed, and then resume spinning when the key is released.

Also, in addition to the 1ms delay subroutine used for debouncing the keypad upon a keypress, also write a 4ms delay subroutine in order to implement the PWM strategy.



Above is an example of a Pulse Width Modulated waveform. Since the DC motor is only controlled by one bit, the only way to control the speed of the motor is by implementing a PWM strategy. This allows the average value of the power sent to the DC motor to change, based on the size of  $t_{on}$ . The average value of the above waveform is given by:

$$\langle v \rangle = \frac{1}{T} \int_0^T v(t) \partial t = v_{dd} \frac{t_{on}}{T}$$

The period T should be sufficiently short. Choose a T = 60 ms for the period. Divide this into 15 intervals to correspond with keys \$0-\$F on the keypad. The value read from the keypad will determine the duty cycle. The value  $t_{on}$  should be the value returned from the keypad routine. The value  $t_{off}$  should be 15 minus the value returned from the keypad routine. For example, if the keypad returns the value of C = 12, then  $C_{on} = 12$  and  $C_{off} = 15 - 12 = 3$ .

Use the following instructions to successfully implement the PWM strategy described above.

- Call the altered keypad routine. If a key has not been pressed, use the previous value for t<sub>on</sub> and t<sub>off</sub>.
- Check if t<sub>on</sub> is equal to zero, if it is, branch down to check t<sub>off</sub>.
- Else, set bit 3 of Port T, delay for 4ms, decrement ton, and check again.
- Check if t<sub>off</sub> is equal to zero, if it is, branch back to the keypad routine.
- Else, clear bit 3 of Port T, delay for 4ms, decrement toff, and check again.

## Laboratory 7.2: PWM, DC Motor Control using Real Time Interrupts.

The objective of this experiment is to write an assembly program that implements Pulse Width Modulation (PWM) to control the speed of the DC motor on the I/O board in the lab. Instead of using delay loops and polling to implement the PWM strategy, Real Time Interrupts will be used. In the main program and the linker parameter file, initialize interrupts by using the information in the background section above. Select an RTI interval of 4ms.

The unaltered keypad subroutine from lab 5.2 should be called in the main program. It is okay to calculate t<sub>on</sub> and t<sub>off</sub> in the main program, but **delay loops are not to be used to control the PWM signal.** 

The simplest way to complete this lab is to define a byte variable to use as a counter and initialize it to zero. In the interrupt routine, do the following:

- Increment the count. If the count is less than or equal to t<sub>on</sub>, set bit 3 of Port T and exit the interrupt service routine.
- Else, if the count is greater than t<sub>on</sub>, but less than or equal to 15, clear bit 3 of Port T and exit the interrupt service routine.
- Else, if the count is greater than 15, clear the count and exit the interrupt service routine.

# **Laboratory 7.3: Wall Clock**

The objective of this experiment is to implement the wall clock code found in the lecture and in the background section above to display the seconds on the LEDs. Count from 0-60 instead of from 0-255. Also, instead of counting the seconds in Binary, count the seconds in BCD. Refer to the table below.

| Decimal | Binary |      | BCD  |      |
|---------|--------|------|------|------|
| 0       | 0000   | 0000 | 0000 | 0000 |
| 1       | 0000   | 0001 | 0000 | 0001 |
| 2       | 0000   | 0010 | 0000 | 0010 |
| 3       | 0000   | 0011 | 0000 | 0011 |
| 4       | 0000   | 0100 | 0000 | 0100 |
| 5       | 0000   | 0101 | 0000 | 0101 |
| 6       | 0000   | 0110 | 0000 | 0110 |
| 7       | 0000   | 0111 | 0000 | 0111 |
| 8       | 0000   | 1000 | 0000 | 1000 |
| 9       | 0000   | 1001 | 0000 | 1001 |
| 10      | 0000   | 1010 | 0001 | 0000 |
| 11      | 0000   | 1011 | 0001 | 0001 |
| 12      | 0000   | 1100 | 0001 | 0010 |
| 13      | 0000   | 1101 | 0001 | 0011 |
| 14      | 0000   | 1110 | 0001 | 0100 |
| 15      | 0000   | 1111 | 0001 | 0101 |

**Extra Credit:** Display the time on the LCD instead of on the LEDs. You'll have to include the necessary files from lab 6.3 in order to accomplish this.

[10] © J. Lee, N. Wheeler